David Henry Keating, Age 667 Mizoras Dr, Nashua, NH 03062

David Keating Phones & Addresses

7 Mizoras Dr, Nashua, NH 03062 (603) 521-8664

24 Spindlewick Dr, Nashua, NH 03062 (603) 595-7221

Westford, MA

16 Billings St, Acton, MA 01720 (978) 266-9754

2 Beth Cir, Acton, MA 01720 (978) 264-9871

2739 Beth Cir, Acton, MA 01720 (603) 882-9281

Arlington, MA

Show more

Work

Company: Ibew Address: 300 W Main St # C, Northborough, MA 01532 Phones: (508) 393-6663 Position: Manager Industries: Labor Unions and Similar Labor Organizations

Mentions for David Henry Keating

Career records & work history

Lawyers & Attorneys

David Keating Photo 1

David Keating - Lawyer

Office:
Smith & Graham
Specialties:
Civil Litigation, Medical Negligence, Business Development including Central and Eastern Europe
ISLN:
900978249
Admitted:
1967
Law School:
Durham University, LL.B., 1964

Medicine Doctors

David P. Keating

Specialties:
Diagnostic Radiology
Work:
University Of Vermont Fletcher Allen Radiology
111 Colchester Ave Mcclure Lvl 1, Burlington, VT 05401
(802) 847-8412 (phone) (802) 847-4507 (fax)
Education:
Medical School
Columbia University College of Physicians and Surgeons
Graduated: 1990
Languages:
English
Description:
Dr. Keating graduated from the Columbia University College of Physicians and Surgeons in 1990. He works in Burlington, VT and specializes in Diagnostic Radiology. Dr. Keating is affiliated with The University Of Vermont Medical Center.

David Keating resumes & CV records

Resumes

David Keating Photo 49

The Most Casual Professional. Ever.

Position:
Clerk II at Office of the State Attorney, 20th Judicial Circuit Florida
Location:
Fort Myers, Florida
Industry:
Law Practice
Work:
Office of the State Attorney, 20th Judicial Circuit Florida - Ft. Myers since 2011
Clerk II
State of Massachusetts - Framingham State University 2006 - 2011
Identification Specialist
David Keating Photo 50

Lineman At Nstar

Position:
Lineman at NSTAR
Location:
Greater Boston Area
Industry:
Utilities
Work:
NSTAR
Lineman
Education:
Franklin Institute of Technology
David Keating Photo 51

David Keating

Location:
United States
David Keating Photo 52

Director Business Development, Capital One

Position:
Director at Capital One, DIRECTOR at PARTNERSHIPS
Location:
Glen Allen, Virginia
Industry:
Financial Services
Work:
Capital One since Feb 2009
Director
PARTNERSHIPS since Jan 2009
DIRECTOR
JPMorgan Chase Jan 2003 - Feb 2009
DIRECTOR
Build The Team, LLC Jan 1999 - Jan 2003
Principal
PNC BANK Jan 1998 - Jan 1999
DIRECTOR
Wells Fargo Bank Jan 1994 - Jan 1998
VICE PRESIDENT
Twain Associates, Inc Aug 1989 - Jun 1994
Associate
CHARRETTE CORPORATION May 1988 - Aug 1988
OEPRATIONS CONSULTANT
NCR Corporation Jan 1985 - Jan 1987
FINANCIAL ANALYST II
Education:
Harvard Business School 1987 - 1989
Masters of Business Administration; Bachelor of Science, Finance and Economics
University of Maryland College Park 1981 - 1985
Bachelor of Science (B.S.), Finance and Economics
David Keating Photo 53

David Keating

Location:
United States
David Keating Photo 54

David Keating

Location:
United States
David Keating Photo 55

On-Call Teacher At Town Of Holliston

Location:
Greater Boston Area
Industry:
Computer Hardware
David Keating Photo 56

Art Teacher At Leadership Public Schools

Location:
United States
Industry:
Arts and Crafts

Publications & IP owners

Us Patents

Unconditional Wide Branch Instruction Acceleration

US Patent:
5155818, Oct 13, 1992
Filed:
Sep 28, 1988
Appl. No.:
7/250355
Inventors:
James B. Stein - Grafton MA
David L. Keating - Holliston MA
Richard W. Reeves - Westboro MA
Assignee:
Data General Corporation - Westboro MA
International Classification:
G06F 942
US Classification:
395375
Abstract:
A method and system for handling a branch instruction which requires branching from a current instruction of a first instruction sequence to the first instruction of a second instruction sequence. The branch instruction is fetched and the next instruction of the first sequence is fetched while the branch instruction is displacement formatted. The first instruction of the second sequence is fetched while such next instruction is displacement formatted and the branch instruction is executed. The second instruction of the second sequence is fetched while the first instruction is displacement formatted, but the next instruction of the first sequence is not executed so that an execution wait occurs. The third instruction of the second sequence is then fetched while the second instruction is displacement formatted and the first instruction is executed.

Digital Data Processing System Having Dual-Purpose Scratchpad And Address Translation Memory

US Patent:
4569018, Feb 4, 1986
Filed:
Nov 15, 1982
Appl. No.:
6/441967
Inventors:
Mark D. Hummel - Franklin MA
James M. Guyer - Marlboro MA
David I. Epstein - Framingham MA
David L. Keating - Holliston MA
Steven J. Wallach - Richardson TX
Assignee:
Data General Corp. - Westborough MA
International Classification:
G06F 930
G06F 1300
US Classification:
364200
Abstract:
A data processing uses instructions which may refer to operands in main memory by either physical or logical addresses. The central processor has an internal memory organized as two portions. The first portion provides a scratchpad memory function for the central processor and the second portion is responsive to logical addresses to provide corresponding physical addresses.

Method Of Graphical Manipulation In A Potentially Windowed Display

US Patent:
4873652, Oct 10, 1989
Filed:
Nov 27, 1988
Appl. No.:
7/273627
Inventors:
John Pilat - Hopkinton MA
David Keating - Holliston MA
Wayne Colella - Newton MA
Assignee:
Data General Corporation - Westboro MA
International Classification:
G06F 314
G09G 102
US Classification:
364518
Abstract:
A method is disclosed which enhances the ability of digital computer system to manage displays, especially in an environment where a single physical display supports a plurality of logical displays (windows). Machine-language instructions are provided which, in conjunction with user-supplied form descriptors describing each of the windows, enable management and generation of display image data to be performed directly by the processing hardware of the digital computer system, eliminating any need for intervening interpretive software. Data computed from form descriptors may be encached, enhancing the speed of consecutive operations on windows. Graceful creation is enhanced by permitting processing control to escape to software fault handlers.

Bus Arbitration System For Multiprocessor Architecture

US Patent:
6026461, Feb 15, 2000
Filed:
Dec 9, 1998
Appl. No.:
9/208139
Inventors:
William F. Baxter - Holliston MA
Robert G. Gelinas - Westboro MA
James M. Guyer - Northboro MA
Dan R. Huck - Shrewsbury MA
Michael F. Hunt - Ashland MA
David L. Keating - Holliston MA
Jeff S. Kimmell - Chapel Hill NC
Phil J. Roux - Holliston MA
Liz M. Truebenbach - Sudbury MA
Rob P. Valentine - Auburn MA
Pat J. Weiler - Northboro MA
Joseph Cox - Middleboro MA
Barry E. Gillott - Fairport NY
Andrea Heyda - Acton MA
Rob J. Pike - Northboro MA
Tom V. Radogna - Westboro MA
Art A. Sherman - Maynard MA
Michael Sporer - Wellesley MA
Doug J. Tucker - Northboro MA
Simon N. Yeung - Waltham MA
Assignee:
Data General Corporation - Westboro MA
International Classification:
G06F 1314
US Classification:
710244
Abstract:
A very fast, memory efficient, highly expandable, highly efficient CCNUMA processing system based on a hardware architecture that minimizes system bus contention, maximizes processing forward progress by maintaining strong ordering and avoiding retries, and implements a full-map directory structure cache coherency protocol. A Cache Coherent Non-Uniform Memory Access (CCNUMA) architecture is implemented in a system comprising a plurality of integrated modules each consisting of a motherboard and two daughterboards. The daughterboards, which plug into the motherboard, each contain two Job Processors (JPs), cache memory, and input/output (I/O) capabilities. Located directly on the motherboard are additional integrated I/O capabilities in the form of two Small Computer System Interfaces (SCSI) and one Local Area Network (LAN) interface. The motherboard includes main memory, a memory controller (MC) and directory DRAMs for cache coherency. The motherboard also includes GTL backpanel interface logic, system clock generation and distribution logic, and local resources including a micro-controller for system initialization.

Hierarchial Memory Ring Protection System Using Comparisons Of Requested And Previously Accessed Addresses

US Patent:
4409655, Oct 11, 1983
Filed:
Apr 25, 1980
Appl. No.:
6/143981
Inventors:
Steven Wallach - Framingham MA
Kenneth D. Holberger - North Grafton MA
David L. Keating - Natick MA
Steven M. Staudaher - Northboro MA
Assignee:
Data General Corporation - Westboro MA
International Classification:
G06F 900
G06F 932
G06F 934
US Classification:
364200
Abstract:
A data processing system handles thirty-two bit logical addresses which can be derived from either sixteen bit logical addresses or thirty-two bit logical addresses. The system uses hierarchical memory storage using in a particular embodiment eight storage segments (rings), access to the rings being controlled in a privileged manner according to different levels of privilege. The segment locations are designated by successive segment numbers having a descending order of protection with reference to data accesses thereto. A current address for data access includes a segment identification and a comparison is made with the segment identification of a preceding address to determine whether access can be made by the current address.

Symmetric Multiprocessing Computer With Non-Uniform Memory Access Architecture

US Patent:
5887146, Mar 23, 1999
Filed:
Aug 12, 1996
Appl. No.:
8/695556
Inventors:
William F. Baxter - Holliston MA
Robert G. Gelinas - Westboro MA
James M. Guyer - Northboro MA
Dan R. Huck - Shrewsbury MA
Michael F. Hunt - Ashland MA
David L. Keating - Holliston MA
Jeff S. Kimmell - Chapel Hill NC
Phil J. Roux - Holliston MA
Liz M. Truebenbach - Sudbury MA
Rob P. Valentine - Auburn MA
Pat J. Weiler - Northboro MA
Joseph Cox - Middleboro MA
Barry E. Gillott - Fairport NY
Andrea Heyda - Acton MA
Rob J. Pike - Northboro MA
Tom V. Radogna - Westboro MA
Art A. Sherman - Maynard MA
Michael Sporer - Wellesley MA
Doug J. Tucker - Northboro MA
Simon N. Yeung - Waltham MA
Assignee:
Data General Corporation - Westboro MA
International Classification:
G06F 1300
G06F 112
US Classification:
395284
Abstract:
A very fast, memory efficient, highly expandable, highly efficient CCNUMA processing system based on a hardware architecture that minimizes system bus contention, maximizes processing forward progress by maintaining strong ordering and avoiding retries, and implements a full-map directory structure cache coherency protocol. A Cache Coherent Non-Uniform Memory Access (CCNUMA) architecture is implemented in a system comprising a plurality of integrated modules each consisting of a motherboard and two daughterboards. The daughterboards, which plug into the motherboard, each contain two Job Processors (JPs), cache memory, and input/output (I/O) capabilities. Located directly on the motherboard are additional integrated I/O capabilities in the form of two Small Computer System Interfaces (SCSI) and one Local Area Network (LAN) interface. The motherboard includes main memory, a memory controller (MC) and directory DRAMs for cache coherency. The motherboard also includes GTL backpanel interface logic, system clock generation and distribution logic, and local resources including a micro-controller for system initialization.

Data Processing System With Unique Microcode Control

US Patent:
4591972, May 27, 1986
Filed:
Nov 15, 1982
Appl. No.:
6/441969
Inventors:
James M. Guyer - Marlboro MA
David I. Epstein - Framingham MA
David L. Keating - Holliston MA
Assignee:
Data General Corp. - Westborough MA
International Classification:
G06F 916
G06F 1300
US Classification:
364200
Abstract:
A data processing system having separate kernel, vertical and horizontal microcode, separate loading of vertical microcode and a permanently resident kernel microcode, and a soft console with dual levels of capability. The system includes a processor having dual ALC and microcode processors, and an instruction processor. Also included are a processor incorporating a multifunction processor memory, a multifunction nibble shifter, and a high speed look-aside memory control. Adaptive microcode control means 272 are disclosed in which microinstruction sequencing is a function 273 of the current microinstruction and current machine state.

High Availability Computer System And Methods Related Thereto

US Patent:
6122756, Sep 19, 2000
Filed:
Feb 10, 1998
Appl. No.:
9/011721
Inventors:
William F. Baxter - Holliston MA
Robert G. Gelinas - Westboro MA
James M. Guyer - Northboro MA
Dan R. Huck - Shrewsbury MA
Michael F. Hunt - Ashland MA
David L. Keating - Holliston MA
Jeff S. Kimmell - Chapel Hill NC
Phil J. Roux - Holliston MA
Liz M. Truebenbach - Sudbury MA
Rob P. Valentine - Auburn MA
Pat J. Weiler - Northboro MA
Joseph Cox - Middleboro MA
Barry E. Gillott - Fairport NY
Andrea Heyda - Acton MA
Rob J. Pike - Northboro MA
Tom V. Radogna - Westboro MA
Art A. Sherman - Maynard MA
Micheal Sporer - Wellesley MA
Doug J. Tucker - Northboro MA
Simon N. Yeung - Waltham MA
Assignee:
Data General Corporation - Westboro MA
International Classification:
G06F 1100
US Classification:
714 30
Abstract:
A high availability computer system and methodology including a backplane, having at least one backplane communication bus and a diagnostic bus, a plurality of motherboards, each interfacing to the diagnostic bus. Each motherboard also includes a memory system including main memory distributed among the plurality of motherboards and a memory controller module for accessing said main memory interfacing to said motherboard communication bus. Each motherboard also includes at least one daughterboard, detachably connected to thereto. The motherboard further includes a backplane diagnostic bus interface mechanism interfacing each of the motherboards to the backplane diagnostic bus; a microcontroller for processing information and providing outputs and a test bus controller mechanism including registers therein. The system further includes a scan chain that electrically interconnects functionalities mounted on each motherboard and each of the at least one daughter board to the test bus controller; and an applications program for execution with said microcontroller. The applications program including instructions and criteria to automatically test the functionalities and electrical connections and interconnections, to automatically determine the presence of one or more faulted components and to automatically functionally remove the faulted component(s) from the computer system.

Isbn (Books And Publications)

The Valuation Of Wetlands

Author:
David Michael Keating
ISBN #:
0922154740

NOTICE: You may not use PeopleBackgroundCheck or the information it provides to make decisions about employment, credit, housing or any other purpose that would require Fair Credit Reporting Act (FCRA) compliance. PeopleBackgroundCheck is not a Consumer Reporting Agency (CRA) as defined by the FCRA and does not provide consumer reports.